NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Ultra low power CMOS technologyThis paper discusses the motivation, opportunities, and problems associated with implementing digital logic at very low voltages, including the challenge of making use of the available real estate in 3D multichip modules, energy requirements of very large neural networks, energy optimization metrics and their impact on system design, modeling problems, circuit design constraints, possible fabrication process modifications to improve performance, and barriers to practical implementation.
Document ID
19940013900
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Burr, J.
(Stanford Univ. CA, United States)
Peterson, A.
(Stanford Univ. CA, United States)
Date Acquired
September 6, 2013
Publication Date
January 1, 1991
Publication Information
Publication: Idaho Univ., The 1991 3rd NASA Symposium on VLSI Design
Subject Category
Electronics And Electrical Engineering
Accession Number
94N18373
Funding Number(s)
CONTRACT_GRANT: NAGW-1910
CONTRACT_GRANT: NAGW-419
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available