NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
A Novel Metal-Ferroelectric-Semiconductor Field-Effect Transistor Memory Cell DesignThe use of a Metal-Ferroelectric-Semiconductor Field-Effect Transistor (MFSFET) in a resistive-load SRAM memory cell has been investigated A typical two-transistor resistive-load SRAM memory cell architecture is modified by replacing one of the NMOS transistors with an n-channel MFSFET. The gate of the MFSFET is connected to a polling voltage pulse instead of the other NMOS transistor drain. The polling voltage pulses are of sufficient magnitude to saturate the ferroelectric gate material and force the MFSFET into a particular logic state. The memory cell circuit is further modified by the addition of a PMOS transistor and a load resistor in order to improve the retention characteristics of the memory cell. The retention characteristics of both the "1" and "0" logic states are simulated. The simulations show that the MFSFET memory cell design can maintain both the "1" and "0" logic states for a long period of time.
Document ID
20040068244
Acquisition Source
Marshall Space Flight Center
Document Type
Preprint (Draft being sent to journal)
Authors
Phillips, Thomas A.
(NASA Marshall Space Flight Center Huntsville, AL, United States)
Bailey, Mark
(Tec-Masters, Inc. Huntsville, AL, United States)
Ho, Fat Duen
(Alabama Univ. Huntsville, AL, United States)
Date Acquired
September 7, 2013
Publication Date
January 1, 2004
Subject Category
Electronics And Electrical Engineering
Meeting Information
Meeting: 16th International Symposium on Integrated Ferroelectrics
Location: Gyeongyu
Country: Korea, Republic of
Start Date: April 5, 2004
End Date: April 8, 2004
Distribution Limits
Public
Copyright
Public Use Permitted.
No Preview Available