NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Event-Driven Random-Access-Windowing CCD Imaging SystemA charge-coupled-device (CCD) based high-speed imaging system, called a realtime, event-driven (RARE) camera, is undergoing development. This camera is capable of readout from multiple subwindows [also known as regions of interest (ROIs)] within the CCD field of view. Both the sizes and the locations of the ROIs can be controlled in real time and can be changed at the camera frame rate. The predecessor of this camera was described in High-Frame-Rate CCD Camera Having Subwindow Capability (NPO- 30564) NASA Tech Briefs, Vol. 26, No. 12 (December 2002), page 26. The architecture of the prior camera requires tight coupling between camera control logic and an external host computer that provides commands for camera operation and processes pixels from the camera. This tight coupling limits the attainable frame rate and functionality of the camera. The design of the present camera loosens this coupling to increase the achievable frame rate and functionality. From a host computer perspective, the readout operation in the prior camera was defined on a per-line basis; in this camera, it is defined on a per-ROI basis. In addition, the camera includes internal timing circuitry. This combination of features enables real-time, event-driven operation for adaptive control of the camera. Hence, this camera is well suited for applications requiring autonomous control of multiple ROIs to track multiple targets moving throughout the CCD field of view. Additionally, by eliminating the need for control intervention by the host computer during the pixel readout, the present design reduces ROI-readout times to attain higher frame rates. This camera (see figure) includes an imager card consisting of a commercial CCD imager and two signal-processor chips. The imager card converts transistor/ transistor-logic (TTL)-level signals from a field programmable gate array (FPGA) controller card. These signals are transmitted to the imager card via a low-voltage differential signaling (LVDS) cable assembly. The FPGA controller card is connected to the host computer via a standard peripheral component interface (PCI).
Document ID
20110016564
Acquisition Source
Jet Propulsion Laboratory
Document Type
Other - NASA Tech Brief
Authors
Monacos, Steve
(California Inst. of Tech. Pasadena, CA, United States)
Portillo, Angel
(California Inst. of Tech. Pasadena, CA, United States)
Ortiz, Gerardo
(California Inst. of Tech. Pasadena, CA, United States)
Alexander, James
(California Inst. of Tech. Pasadena, CA, United States)
Lam, Raymond
(California Inst. of Tech. Pasadena, CA, United States)
Liu, William
(California Inst. of Tech. Pasadena, CA, United States)
Date Acquired
August 25, 2013
Publication Date
January 1, 2004
Publication Information
Publication: NASA Tech Briefs, January 2004
Subject Category
Man/System Technology And Life Support
Report/Patent Number
NPO-30878
Distribution Limits
Public
Copyright
Public Use Permitted.
No Preview Available