NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
ASIC Readout Circuit Architecture for Large Geiger Photodiode ArraysThe objective of this work was to develop a new class of readout integrated circuit (ROIC) arrays to be operated with Geiger avalanche photodiode (GPD) arrays, by integrating multiple functions at the pixel level (smart-pixel or active pixel technology) in 250-nm CMOS (complementary metal oxide semiconductor) processes. In order to pack a maximum of functions within a minimum pixel size, the ROIC array is a full, custom application-specific integrated circuit (ASIC) design using a mixed-signal CMOS process with compact primitive layout cells. The ROIC array was processed to allow assembly in bump-bonding technology with photon-counting infrared detector arrays into 3-D imaging cameras (LADAR). The ROIC architecture was designed to work with either common- anode Si GPD arrays or common-cathode InGaAs GPD arrays. The current ROIC pixel design is hardwired prior to processing one of the two GPD array configurations, and it has the provision to allow soft reconfiguration to either array (to be implemented into the next ROIC array generation). The ROIC pixel architecture implements the Geiger avalanche quenching, bias, reset, and time to digital conversion (TDC) functions in full-digital design, and uses time domain over-sampling (vernier) to allow high temporal resolution at low clock rates, increased data yield, and improved utilization of the laser beam.
Document ID
20120014093
Acquisition Source
Goddard Space Flight Center
Document Type
Other - NASA Tech Brief
Authors
Vasile, Stefan
(aPeak, Inc. Newton, MA, United States)
Lipson, Jerold
(aPeak, Inc. Newton, MA, United States)
Date Acquired
August 26, 2013
Publication Date
September 1, 2012
Publication Information
Publication: NASA Tech Briefs, September 2012
Subject Category
Man/System Technology And Life Support
Report/Patent Number
GSC-16107-1
Distribution Limits
Public
Copyright
Public Use Permitted.
No Preview Available