NASA Logo

NTRS

NTRS - NASA Technical Reports Server

Back to Results
Automated ILA design for synchronous sequential circuitsAn iterative logic array (ILA) architecture for synchronous sequential circuits is presented. This technique utilizes linear algebra to produce the design equations. The ILA realization of synchronous sequential logic can be fully automated with a computer program. A programmable design procedure is proposed to fullfill the design task and layout generation. A software algorithm in the C language has been developed and tested to generate 1 micron CMOS layouts using the Hewlett-Packard FUNGEN module generator shell.
Document ID
19940013867
Acquisition Source
Legacy CDMS
Document Type
Conference Paper
Authors
Liu, M. N.
(Idaho Univ. Moscow, ID, United States)
Liu, K. Z.
(Idaho Univ. Moscow, ID, United States)
Maki, G. K.
(Idaho Univ. Moscow, ID, United States)
Whitaker, S. R.
(Idaho Univ. Moscow, ID, United States)
Date Acquired
September 6, 2013
Publication Date
January 1, 1991
Publication Information
Publication: The 1991 3rd NASA Symposium on VLSI Design
Subject Category
Electronics And Electrical Engineering
Accession Number
94N18340
Distribution Limits
Public
Copyright
Work of the US Gov. Public Use Permitted.
No Preview Available